Scalable Hardware Verification with Symbolic Simulation

Scalable Hardware Verification with Symbolic Simulation
Author :
Publisher : Springer Science & Business Media
Total Pages : 193
Release :
ISBN-10 : 9780387299068
ISBN-13 : 0387299068
Rating : 4/5 (068 Downloads)

Book Synopsis Scalable Hardware Verification with Symbolic Simulation by : Valeria Bertacco

Download or read book Scalable Hardware Verification with Symbolic Simulation written by Valeria Bertacco and published by Springer Science & Business Media. This book was released on 2006-05-14 with total page 193 pages. Available in PDF, EPUB and Kindle. Book excerpt: Scalable Hardware Verification with Symbolic Simulation presents recent advancements in symbolic simulation-based solutions which radically improve scalability. It overviews current verification techniques, both based on logic simulation and formal verification methods, and unveils the inner workings of symbolic simulation. The core of this book focuses on new techniques that narrow the performance gap between the complexity of digital systems and the limited ability to verify them. In particular, it covers a range of solutions that exploit approximation and parametrization methods, including quasi-symbolic simulation, cycle-based symbolic simulation, and parameterizations based on disjoint-support decompositions. In structuring this book, the author’s hope was to provide interesting reading for a broad range of design automation readers. The first two chapters provide an overview of digital systems design and, in particular, verification. Chapter 3 reviews mainstream symbolic techniques in formal verification, dedicating most of its focus to symbolic simulation. The fourth chapter covers the necessary principles of parametric forms and disjoint-support decompositions. Chapters 5 and 6 focus on recent symbolic simulation techniques, and the final chapter addresses key topics needing further research. Scalable Hardware Verification with Symbolic Simulation is for verification engineers and researchers in the design automation field. Highlights: A discussion of the leading hardware verification techniques, including simulation and formal verification solutions Important concepts related to the underlying models and algorithms employed in the field The latest innovations in the area of symbolic simulation, exploiting techniques such as parametric forms and decomposition properties of Booleanfunctions Providing insights into possible new developments in the hardware verification


Scalable Hardware Verification with Symbolic Simulation Related Books

Scalable Hardware Verification with Symbolic Simulation
Language: en
Pages: 193
Authors: Valeria Bertacco
Categories: Technology & Engineering
Type: BOOK - Published: 2006-05-14 - Publisher: Springer Science & Business Media

GET EBOOK

Scalable Hardware Verification with Symbolic Simulation presents recent advancements in symbolic simulation-based solutions which radically improve scalability.
Achieving Scalable Hardware Verification with Symbolic Simulation
Language: en
Pages: 169
Authors: Valeria Bertacco
Categories:
Type: BOOK - Published: 2003 - Publisher:

GET EBOOK

Generating Hardware Assertion Checkers
Language: en
Pages: 289
Authors: Marc Boulé
Categories: Technology & Engineering
Type: BOOK - Published: 2008-06-01 - Publisher: Springer Science & Business Media

GET EBOOK

Assertion-based design is a powerful new paradigm that is facilitating quality improvement in electronic design. Assertions are statements used to describe prop
Methoden und Beschreibungssprachen zur Modellierung und Verifikation von Schaltungen und Systemen
Language: en
Pages: 257
Authors: Carsten Gremzow
Categories:
Type: BOOK - Published: 2009 - Publisher: Univerlagtuberlin

GET EBOOK

Post-Silicon and Runtime Verification for Modern Processors
Language: en
Pages: 240
Authors: Ilya Wagner
Categories: Technology & Engineering
Type: BOOK - Published: 2010-11-25 - Publisher: Springer Science & Business Media

GET EBOOK

The purpose of this book is to survey the state of the art and evolving directions in post-silicon and runtime verification. The authors start by giving an over