Efficient Compilation for Application Specific Instruction set DSP Processors with Multi-bank Memories

Efficient Compilation for Application Specific Instruction set DSP Processors with Multi-bank Memories
Author :
Publisher : Linköping University Electronic Press
Total Pages : 209
Release :
ISBN-10 : 9789175191515
ISBN-13 : 9175191512
Rating : 4/5 (512 Downloads)

Book Synopsis Efficient Compilation for Application Specific Instruction set DSP Processors with Multi-bank Memories by : Joar Sohl

Download or read book Efficient Compilation for Application Specific Instruction set DSP Processors with Multi-bank Memories written by Joar Sohl and published by Linköping University Electronic Press. This book was released on 2015-01-29 with total page 209 pages. Available in PDF, EPUB and Kindle. Book excerpt: Modern signal processing systems require more and more processing capacity as times goes on. Previously, large increases in speed and power efficiency have come from process technology improvements. However, lately the gain from process improvements have been greatly reduced. Currently, the way forward for high-performance systems is to use specialized hardware and/or parallel designs. Application Specific Integrated Circuits (ASICs) have long been used to accelerate the processing of tasks that are too computationally heavy for more general processors. The problem with ASICs is that they are costly to develop and verify, and the product life time can be limited with newer standards. Since they are very specific the applicable domain is very narrow. More general processors are more flexible and can easily adapt to perform the functions of ASIC based designs. However, the generality comes with a performance cost that renders general designs unusable for some tasks. The question then becomes, how general can a processor be while still being power efficient and fast enough for some particular domain? Application Specific Instruction set Processors (ASIPs) are processors that target a specific application domain, and can offer enough performance with power efficiency and silicon cost that is comparable to ASICs. The flexibility allows for the same hardware design to be used over several system designs, and also for multiple functions in the same system, if some functions are not used simultaneously. One problem with ASIPs is that they are more difficult to program than a general purpose processor, given that we want efficient software. Utilizing all of the features that give an ASIP its performance advantage can be difficult at times, and new tools and methods for programming them are needed. This thesis will present ePUMA (embedded Parallel DSP platform with Unique Memory Access), an ASIP architecture that targets algorithms with predictable data access. These kinds of algorithms are very common in e.g. baseband processing or multimedia applications. The primary focus will be on the specific features of ePUMA that are utilized to achieve high performance, and how it is possible to automatically utilize them using tools. The most significant features include data permutation for conflict-free data access, and utilization of address generation features for overhead free code execution. This sometimes requires specific information; for example the exact sequences of addresses in memory that are accessed, or that some operations may be performed in parallel. This is not always available when writing code using the traditional way with traditional languages, e.g. C, as extracting this information is still a very active research topic. In the near future at least, the way that software is written needs to change to exploit all hardware features, but in many cases in a positive way. Often the problem with current methods is that code is overly specific, and that a more general abstractions are actually easier to generate code from.


Efficient Compilation for Application Specific Instruction set DSP Processors with Multi-bank Memories Related Books

Efficient Compilation for Application Specific Instruction set DSP Processors with Multi-bank Memories
Language: en
Pages: 209
Authors: Joar Sohl
Categories: Signal processing
Type: BOOK - Published: 2015-01-29 - Publisher: Linköping University Electronic Press

GET EBOOK

Modern signal processing systems require more and more processing capacity as times goes on. Previously, large increases in speed and power efficiency have come
Integrated Circuit and System Design. Power and Timing Modeling, Optimization and Simulation
Language: en
Pages: 691
Authors: Johan Vounckx
Categories: Computers
Type: BOOK - Published: 2006-09-08 - Publisher: Springer Science & Business Media

GET EBOOK

This book constitutes the refereed proceedings of the 16th International Workshop on Power and Timing Modeling, Optimization and Simulation, PATMOS 2006. The bo
Science Abstracts
Language: en
Pages: 1360
Authors:
Categories: Electrical engineering
Type: BOOK - Published: 1995 - Publisher:

GET EBOOK

System-on-Chip
Language: en
Pages: 940
Authors: Bashir M. Al-Hashimi
Categories: Technology & Engineering
Type: BOOK - Published: 2006-01-31 - Publisher: IET

GET EBOOK

This book highlights both the key achievements of electronic systems design targeting SoC implementation style, and the future challenges presented by the conti
PACT 2002
Language: en
Pages: 328
Authors: IEEE Computer Society. Technical Committee on Computer Architecture
Categories: Computers
Type: BOOK - Published: 2002 - Publisher: I E E E

GET EBOOK

Consists of 25 papers and three talks from the September 2002 conference on parallelism and compilers. Several of the papers address the related subjects of mem